Single-Stage High-Power-Factor Electronic Ballast with a Symmetrical Class-DE Resonant Rectifier

Chainarin Ekkaravarodom† and Kamon Jirasereamornkul*

†Dept. of Instrumentation and Electronics Engineering, King Mongkut’s University of Technology North Bangkok, Bangkok, Thailand

*Dept. of Electronic and Telecommunication Engineering, King Mongkut’s University of Technology Thonburi, Bangkok, Thailand

Abstract

This paper presents the use of a novel, single-stage high-power-factor electronic ballast with a symmetrical class-DE low-$\frac{du}{dt}$ resonant rectifier as a power-factor corrector for fluorescent lamps. The power-factor correction is achieved by using a bridge rectifier to utilize the function of a symmetrical class-DE resonant rectifier. By employing this topology, the peak and ripple values of the input current are reduced, allowing for a reduced filter inductor volume of the EMI filter. Since the conduction angle of the bridge rectifier diode current was increased, a low-line current harmonic and a power factor near unity can be obtained. A prototype ballast, operating at an 84-kHz fixed frequency and a 220-Vrms, 50-Hz line input voltage, was utilized to drive a T8-36W fluorescent lamp. Experimental results are presented which verify the theoretical analysis.

Key words: Class-DE resonant rectifier, Electronic ballast, Power-factor correction, Single-stage

I. INTRODUCTION

High-frequency resonant inverters have played a very important role in the development of gas-discharge lamps, especially fluorescent lamps, since they can improve the light quality and prolong the lamp lifetime [1]. Most electronic ballasts use class-D resonant inverters because they can provide a high striking voltage during startup. In addition, they provide current-limiting control to allow for steady-state operation with a low crest factor for fluorescent lamps. However, this type of circuit causes a large and sharp input current when the input ac source voltage reaches its peak. The distorted current waveform affects the power quality and results in a lower total power factor. In order to alleviate this drawback, a power-factor correction (PFC) circuit must be attached to the electronic ballast, thus reducing the harmonics in the utility line current and satisfying the IEC 61000-3-2 class-C standard for lighting equipment. The high-power-factor, electronic ballast is developed using a two-stage circuit, which has been presented in previous studies [2]-[5]. The main problem associated with a two-stage electronic ballast is the increasing number of components it requires, which results in higher costs. Recently, many researchers have focused on a single-stage approach in which the power-factor-corrector stage and the dc/ac resonant inverter stage are integrated into single-stage electronic ballasts (SSEBs) [6]-[17]. However, most single-stage electronic ballasts use a large electromagnetic interference (EMI) filter due to the high levels of harmonic distortion from line input current, making this ballast unattractive for commercial applications. The objective of this paper is to introduce a new SSEB topology in which a symmetrical class-DE rectifier is used as a power-factor corrector while the volume of the inductor in the EMI filter is reduced.

This paper is organized as follows. In Section II, the circuit description is presented. In Section III, the principle of operation is described. The design procedure for the components is presented in Section IV. Simulation and experimental results to support the theoretical analysis are presented in Section V. In Section VI, a simplified circuit is presented. Some conclusions are given in Section VII.

II. CIRCUIT DESCRIPTION

Figure 1 shows the circuit of the proposed single-stage electronic ballast. The circuit consists of a filter inductor, $L_f$, ...
a bridge rectifier, $D_1 - D_2 - D_3 - D_4$, and two high-frequency capacitors, $C_{DE1}$ and $C_{DE2}$, which are connected in parallel with the two diodes, $D_3$ and $D_4$, of the bridge rectifier in order to form a symmetrical class-DE resonant rectifier. Additionally, an inductor, $L_d$, and two capacitors, $C_d1$ and $C_d2$, serve the function of high-frequency current shaping, while coupling capacitors and a bulk-filter capacitor, $C_B$, supply the class-D parallel resonant inverter. The voltage, $V_B$, across this capacitor is nearly constant, which results in constant lamp current and voltage amplitudes, and a class-D parallel resonant inverter, $L_f - C_r - C_d - R_L$. All power switches are operated under the zero-voltage switching (ZVS) condition. The matching network, $L_d - C_d1 - C_d2$, is fed by a square-wave output voltage from the class-D resonant inverter and is converted to a high-frequency current source to drive the symmetrical class-DE rectifier.

III. PRINCIPLE OF OPERATION

The principle of operation of the symmetrical class-DE resonant rectifier in the PFC stage is demonstrated by the equivalent circuit shown in Fig. 2(a). The diodes, $D_1$ and $D_2$, of the bridge rectifier operate during the positive half-cycle of the line voltage, which is represented as $v_{in} = V_{in} \sin \omega t$, where $\omega$ is the line angular frequency and the diodes, $D_2$ and $D_3$, operate during the negative half-cycle. The model of the line-voltage rectifier output is a full-wave rectified sinusoidal voltage source (i.e., $|v_{in}| = V_{in} |\sin \omega t|$). Because the dc voltage source, $V_B$, appears as a short circuit to the ac component, the capacitor, $C_{DE1}$, and the high-frequency current source, $i_{di}$, can be connected in parallel with $D_1$, as shown in Fig. 2(b). In addition, the parallel connection of $D_1$, $C_{DE1}$, and the high-frequency current source, $i_{di}$, is connected in series with the voltage source, $|v_{in}|$. The order of these elements is interchangeable, as shown in Fig. 2(c). In this circuit, the voltage sources $V_B$ and $|v_{in}|$ are connected in series and can be combined into an output voltage, $v_O = V_B - |v_{in}|$, of the class-DE rectifier, as can be seen in Fig. 2(d). The output characteristics of the symmetrical class-DE low-$dv/dt$ rectifier with a varying resistive load roughly match the conceptual waveforms of the proposed PFC shown in Fig. 3. Fig. 3(a) shows the sinusoidal line-voltage waveform. Fig. 3(b) and (c) show the rectified line voltage, $|v_{in}|$, and the combined voltage waveform, $V_B - |v_{in}|$, respectively. If the instantaneous value of $v_{in}$ is positive and low, the voltage of the class-DE low-$dv/dt$ rectifier, $V_B - |v_{in}|$, is high, and the duty ratio, $D_d$, of the
rectifier diode current is low. Therefore, the average value of the rectifier diode current over one switching cycle is low. Conversely, if the instantaneous value of \( v_{in} \) is positive and high the voltage of the class-DE rectifier, \( V_B - |v_{in}| \), is low, and the duty ratio, \( D_d \), of the rectifier diode is high. Thus, the average value of the diode current over one switching cycle is high. For a half-cycle with a negative line voltage, the bridge rectifier rectifies the negative values of \( v_{in} \) to positive values and rectifies those of the diode duty ratio as a half-cycle with a position line voltage. The conduction angle modulation of the rectifier diode over the line frequency, \( f_L \), and the input line current, \( i_{in} \), are shown in Fig. 3(d).

The idealized current and voltage waveforms in a class-DE low-dv/dt rectifier are shown in Fig. 4. Current flows through diodes \( D_1 \) and \( D_2 \), when each diode is ON and it passes through capacitors \( C_{DE1} \) and \( C_{DE2} \) when the diodes are OFF. The diodes begin to turn-off when their current reaches zero. The current passing through the capacitors, \( C_{DE1} \) and \( C_{DE2} \), shapes the voltage across the diodes in accordance with the equation \( i_{CDE} = C_{DE} \frac{d(v_{CDE})}{dt} \). Because \( i_{CDE1} \) and \( i_{CDE2} \) are zero at turn-off, each diode turns off at \( dv/dt = 0 \). The diodes turn on at a low \( dv/dt \) to reduce the turn-on switching loss and noise. The principles of operation of the class-D parallel resonant inverter in the proposed circuit are explained by the equivalent circuit in Fig. 5(a). The input impedance of the resonant inverter in the proposed circuit are explained by the equivalent circuit in Fig. 5(a). The input impedance of the class-D parallel resonant rectifier is represented by a series combination of the input resistor, \( R_s \), and the input capacitor, \( C_1 \), as shown in Fig. 5(b). The capacitor, \( C_1 \), and the lamp resistance, \( R_L \), are converted into a series \( R_s - C_1 \) circuit, as shown in Fig. 5(c). The \( C_1 - C_r \) circuit is replaced by an equivalent capacitor, which is represented as \( C_1 = C_r \cdot \frac{C_1}{C_1 + C_r} \). The MOSFETs are modeled by switches with the on-resistances, \( r_{DS1} \) and \( r_{DS2} \). The resistances, \( r_{DS1} \) and \( r_{DS2} \) represent the equivalent resistances of the inductors, \( L_1 \) and \( L_2 \), respectively. The equivalent circuits of the class-D parallel resonant inverter are modeled by a square-wave voltage source, \( \psi_S \), with an equivalent resistor, \( r_S = (r_{DS1} + r_{DS2}) / 2 \), and are loaded by two sub-circuits, \( r_{Rd} = R_d - L_d - C_d \) and \( r_{Rd} = R_d - L_d - C_d \). The proposed electronic ballast can be divided into two parts: a PFC semi-stage and an inverter semi-stage. Fig. 6(a) shows an equivalent circuit of the PFC semi-stage. Fig. 6(b) depicts a simplified circuit of the PFC symmetrical class-DE low-dv/dt rectifier. Fig. 6(c) shows an equivalent circuit of the inverter semi-stage. From Fig. 6(a), the minimum value of the load resistance, \( R_{O_{min}} \), occurs at the minimum output voltage, \( v_{O_{min}} \), as does the maximum output current, \( i_{O_{max}} \), of the symmetrical class-DE low-dv/dt rectifier. The minimum load resistance, \( R_{O_{min}} \), is defined as [16]:

\[
R_{DE_{min}} = \frac{v_B}{i_{O_{min}}} = \frac{V_B - V_{in}}{I_{in}}. \tag{1}
\]

The ratio of the dc bus voltage and the amplitude of the input line voltage, \( V_B / V_{in} \), is obtained as (2). Figure 7 illustrates the voltage ratio \( v_B / V_{in} \), which is a function of the maximum duty ratio of the class-DE rectifier diode, \( D_{d_{max}} \), according to (2). The minimum conduction angle, \( \phi_{min} \), which is a function of the duty ratio of the maximum class-DE rectifier, is shown in Fig. 8. The normalized effective input impedance [18] of the class-DE resonant rectifier is \( Z_i' = \omega_L C_{DE} Z_i = R_i' + jX_{C_i} \). The normalized input resistance, \( R_i' \), and the reactance, \( X_{C_i} \), are plotted versus \( D_{d_{max}} \) and shown in Figs. 9 and 10, respectively. The numerical values of the class-DE rectifier parameters at selected maximum duty ratio values, \( D_{d_{max}} \), are given in Table I.

The ratio of the dc bus voltage and the amplitude of the input line voltage, \( V_B / V_{in} \), is obtained as (2). Figure 7 illustrates the voltage ratio \( v_B / V_{in} \), which is a function of the maximum duty ratio of the class-DE rectifier diode, \( D_{d_{max}} \), according to (2). The minimum conduction angle, \( \phi_{min} \), which is a function of the duty ratio of the maximum class-DE rectifier, is shown in Fig. 8. The normalized effective input impedance [18] of the class-DE resonant rectifier is \( Z_i' = \omega_L C_{DE} Z_i = R_i' + jX_{C_i} \). The normalized input resistance, \( R_i' \), and the reactance, \( X_{C_i} \), are plotted versus \( D_{d_{max}} \) and shown in Figs. 9 and 10, respectively. The numerical values of the class-DE rectifier parameters at selected maximum duty ratio values, \( D_{d_{max}} \), are given in Table I.
IV. DESIGN PROCEDURE

The design of the proposed SSEB can be divided into two parts: the PFC semi-stage and the ballast semi-stage. The ballast semi-stage can be designed as detailed in [16]. The design procedure for the PFC semi-stage, using a symmetrical class-DE low-\(\frac{dv}{dt}\) rectifier, is given as follows:

1. To design the PFC symmetrical class-DE rectifier, the no-load condition, at the duty ratio \(D_{d} = D_{d_{min}} = 0\), and the full-load condition, at the duty ratio \(D_{d} = D_{d_{max}}\), were considered. In addition, a near-sinusoidal input line current was assumed, and an expected efficiency \(\eta\) was estimated. The input power, \(P_{in}\), and amplitude of the input line current, \(I_{in}\), which is the maximum output current, \(I_{Omax}\), of the class-DE resonant rectifier, was obtained for a given output power, \(P_{out}\), and rms value of the input line voltage, \(V_{\text{rms}}\).

2. Choose a maximum duty ratio, \(D_{d_{max}}\), taking into consideration the tradeoffs regarding the ratio of the dc bus voltage and the amplitude of the input line voltage, \(V_{B}/V_{in}\). If a low value of \(D_{d_{max}}\) is used, then the main switches have high voltage stresses. If a high value of \(D_{d_{max}}\) is chosen, then the main switches have low voltage stresses.

3. Find the \(\phi_{\text{min}}\) value from the same line as the selected \(D_{d_{max}}\) value in Table I.

4. Determine the dc bus voltage, \(V_{B}\), from the specified input line voltage, \(V_{in}\), and add it to the calculated \(I_{in}\), thus obtaining the class-DE resonant rectifier’s full load resistance, \(R_{DE_{\text{min}}}\).

5. Find \(f_{s}\) with a desired \(C_{d}\), which is obtained by \(2\omega_{s}C_{DE}R_{DE_{\text{min}}}\) from the same line as the selected \(D_{d_{max}}\) value in Table I.

6. Find the normalized full load inputs, \(R'_{f_{l}}\) and \(X'_{Cl_{f_{l}}}\), from the same line as the selected \(D_{d_{max}}\) value in Table I.

7. To simplify the design procedure, we assume that the capacitance \(C_{d} \gg C_{i}\). Therefore, the total capacitance, \(C_{tot}\), is approximately equal to capacitor \(C_{i}\). Under the full load condition, the amplitude of the driving current, \(I_{d,fl}\), can be determined.

8. Find the amplitude of \(I_{d}\) under the full load condition.

9. Calculate the amplitude of the driving current, \(I_{d,fl}\), under no load.

10. Find the amplitude of \(\omega_{l}\) with no load.

11. Find the value of inductor \(L_{d}\) from the results of procedures 8 and 10.

12. Add an additional inductance, \(L_{c}\), to \(L_{d}\) to cancel the reactance of \(C_{d}\).

A. The PFC Semi-Stage Design

To mimic the design criteria of the proposed ballast, the electronic ballast was designed to handle a line rms voltage, \(V_{\text{rms}}\), of 220 V and a line frequency, \(f_{L}\), of 50 Hz. It was assumed that the total ballast efficiency, \(\eta\), was equal to 0.9. The ballast drew a sine-wave input current. The input power is given by:

\[
P_{in} = \frac{P_{out}}{\eta} \approx 40 \text{ W}. \tag{3}
\]

The amplitude of the ballast input current is calculated from:

\[
I_{in} = I_{Omax} = \frac{\sqrt{2}P_{in}}{V_{\text{rms}}} = 0.257 \text{ A}. \tag{4}
\]

With \(D_{d_{max}}\) equal to 0.4, the diode conduction angle is:

\[
\phi_{\text{min}} = \pi - 2\pi D_{d_{max}} = 0.628 \text{ rad/s}. \tag{5}
\]

From Table I, the following are obtained: \(V_{B}/V_{in} = 1.051;\)
Single-Stage High-Power-Factor Electronic Ballast with …

The switching frequency, $f_s$, is given by:

$$ f_s = \frac{0.661}{4\pi C_{DE} R_{DE\text{min}}} \approx 84 \text{ kHz}. \quad (7) $$

Under a full load, the normalized effective input impedance of the class-DE resonant rectifier is:

$$ Z_{i-\beta} = \omega_x 2 C_{DE} Z_{i-\beta} = R'_{i-\beta} + j X'_{C_{i-\beta}}, \quad (8) $$

where $R'_{i-\beta} = \sin^2 \frac{\phi_{\text{min}}}{\pi} = 0.109$, \hspace{1cm} (9)

and $X'_{C_{i-\beta}} = \frac{\sin \phi_{\text{min}} \cos \phi_{\text{min}} - \phi_{\text{min}}}{\pi} = -0.048$. \hspace{1cm} (10)

The input impedance value of the class-DE rectifier is obtained by solving (7) – (10). The resulting value is $Z_{i-\beta} = 10.9 - j 4.8 \ \Omega$. The magnitude of $i_d = i_{d1} + i_{d2}$, under a full load, is determined by:

$$ i_d = \sqrt{\frac{2 I_{\text{Omax}} (V_B - V_{\text{in}})}{R_{i-\beta}}} = 0.868 \text{ A.} \quad (11) $$

The bus voltage, $V_B$, is equal to 327 V; therefore, $I_{d-\beta} = 0.868 \text{ A.}$ The magnitude of the equivalent voltage source, $V_1$, is:

$$ V_1 = I_{d-\beta} |Z_{i-\beta}| \quad (12) $$

where the magnitude of the impedance of $Z_{i-\beta}$ is given by:

$$ |Z_{i-\beta}| = \sqrt{R_{i-\beta}^2 + \left(\omega_x L_d - \frac{1}{\omega_x C_{DE}}\right)^2}. \quad (13) $$

Under the no-load condition, the magnitude of the driving current, $i_d$, is determined by:

$$ i_{d-\text{nl}} = \frac{V_B / 2}{\left| -j / \omega_x 2 C_{DE} \right|} = 1.635 \text{ A.} \quad (14) $$

Therefore, $I_{d-\text{nl}} = 1.635 \text{ A}$, and the magnitude of the equivalent voltage source, $V_1$, is determined by:

$$ V_1 = I_{d-\text{nl}} \left| j \omega_x L_d - \frac{j}{\omega_x 2 C_{DE}} \right|. \quad (15) $$

The values of $V_1$ and $L_d$ are obtained by solving (12), (13),
and (15). The resulting value of $L_d$ equals 394.120 $\mu$H. For a finite value of the capacitance ($C_d$), an additional $L_e$ can be added to $L_d$ to compensate for the reactance of $C_d = C_{d1} = C_{d2} = 100$ nF. The value of the additional inductance is:

$$L_e = \frac{1}{\omega^2 C_d} = 35.898 \mu\text{H.} \quad (16)$$

The total inductance $L_d\text{ (total)}$ is:

$$L_d\text{ (total)} = L_d + L_e = 430.018 \mu\text{H.} \quad (17)$$

To achieve a ripple voltage of less than 1%, the value of the bulk filter capacitor is determined by:

$$C_B \geq \frac{P_m}{2V_{PP}^2 \omega t} = 59.53 \mu\text{F.} \quad (18)$$

Therefore, the standard value of 68 $\mu$F is selected for $C_B$.

---

Fig. 5. Circuit of the symmetrical class-DE rectifier semi-stage and the class-D parallel resonant inverter: (a) circuit with a symmetrical class-DE rectifier and a parallel-resonant circuit; (b) the symmetrical class-DE rectifier is replaced by the equivalent circuit, $C_i - R_i$, and the $R_L - C_r$ circuit is transformed into an $R_s - C_{rs}$ circuit; (c) equivalent circuit of the inverter.

---

B. Ballast Semi-Stage Design

A class-D parallel resonant inverter is shown in Fig. 6(c), the design of which can be found in [2]. The class-D parallel resonant inverter is easy to design.

---

C. Conduction Loss Analysis

The calculated conduction loss of the electronic ballast, as a function of the load resistance, $R_L$, is depicted in Fig. 5. Therefore, the maximum value of the drain current (i.e., $I_M = I_S = I_d + I_r$) is shown in Fig. 5(c). Thus the power loss in each MOSFET’s forward resistance, $r_{DS}$, is given by:

$$P_{rDS} = \frac{I_M^2 r_{DS}}{4} = 607 \text{ mW.} \quad (19)$$

The converter employs (STMicroelectronics IRF740) MOSFETs, each with an on-resistance, $r_{DS}$, of 0.48 $\Omega$. The power loss in the diodes, $D_1 – D_4$, due to the forward voltage, $V_D$, is obtained as:

$$P_{DB} = \frac{V_D I_D}{2} = 156 \text{ mW.} \quad (20)$$

The bridge rectifier was built using a (Philips BYM36C) fast-recovery diode with a $pn$ junction diode ($V_D = 1.22$ V). The ESR of the filter inductor is $r_{L_F} = 1.391 \Omega$. Thus, the conduction loss in the filter inductor, $L_f$, can be obtained as:
TABLE II
CIRCUIT PARAMETERS OF THE PROTOTYPE

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value and Part Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>(M_1) and (M_2)</td>
<td>N-Channel MOSFETs IRF740</td>
</tr>
<tr>
<td>(D_1)–(D_4)</td>
<td>Fast Recovery Diodes BYM36C</td>
</tr>
<tr>
<td>(L_f)</td>
<td>1 mH (DRWW10x16 N-series-YTE)</td>
</tr>
<tr>
<td>(L_d)</td>
<td>430 (\mu) H (EE30/15/7 N27-EPCOS)</td>
</tr>
<tr>
<td>(L_r)</td>
<td>775 (\mu) H (EE25/13/7 N27-EPCOS)</td>
</tr>
<tr>
<td>(C_{di}) and (C_{d2})</td>
<td>100 nF (polypropylene)</td>
</tr>
<tr>
<td>(C_{DE1}) and (C_{DE2})</td>
<td>10 nF (polypropylene)</td>
</tr>
<tr>
<td>(C_r)</td>
<td>4.7 nF (polypropylene)</td>
</tr>
<tr>
<td>(C_C)</td>
<td>1 (\mu) F (polypropylene)</td>
</tr>
<tr>
<td>(C_B)</td>
<td>68 (\mu) F (electrolytic)</td>
</tr>
</tbody>
</table>

\[
P_{rL_f} = \frac{I_d^2}{L_f} = 45.937 \text{ mW}. \quad (21)
\]

The parasitic resistance of the series inductor, \(r_{L_d}\), is 0.119 \(\Omega\). Thus the conduction loss in the inductor, \(L_d\), is obtained from:

\[
P_{rL_d} = \frac{I_d^2}{2L_d} = 159 \text{ mW}. \quad (22)
\]

The parasitic resistance of the inductor, \(r_{L_r}\), is 0.371 \(\Omega\), and the maximum value of the resonant current, \(I_r\), is given by (23). Therefore, the conduction loss in the inductor, \(L_r\), is given by:

\[
I_r = \frac{2V_T N^2 + 1}{\pi Z_O} = 615 \text{ mA}. \quad (23)
\]

\[
P_{rL_r} = \frac{I_r^2 r_{L_r}}{2} = 70 \text{ mW}. \quad (24)
\]

Conduction losses due to the parasitic resistance in the overall capacitors are very small. Therefore, their affects were neglected.

V. SIMULATION AND EXPERIMENTAL RESULTS

A. Simulation Results

Figure 11 shows the simulated input line-current waveforms of the asymmetrical and symmetrical class-DE resonant rectifiers without a filter inductor, \(L_f\). These waveforms show that the input line current in the symmetrical class-DE resonant rectifier has half the peak value and double the frequency when compared to the asymmetrical rectifier. The higher value for the peak line input current is the main drawback of the asymmetrical topology.
Fig. 11. Comparison of the simulated waveforms of the input line-current of the asymmetrical and symmetrical circuits, with the bottom two waveforms as zoomed-in views of the top two waveforms.

B. Experimental Results

A prototype ballast was constructed using the component values obtained from the design procedure given above. The details of these calculations are given in design procedures A and B. The circuit parameters are presented in Table II. The switching frequency was fixed at about 84 kHz. The line voltage was set to 220 Vrms, and the line frequency, \( f_L \), was 50 Hz. The measured input line power was approximately 39.9 W, while the input power-factor was approximately 0.99 (as shown in Fig. 12). The THD of the input current, THDi, was about 1%, as shown in Fig. 13. The proposed electronic ballast can be operated with a line voltage of 220 Vrms ± 20%. The measured THDi and PF are shown in Fig. 14. Otherwise, the electronic ballast will suffer from a wide range of lamp power variations. Near the zero crossing, the line current can not reach zero if the line voltage is too high. On the other side, the line current shows a dead band near the zero crossing when the line voltage is too low. In such cases, a near-sinusoidal line input current can be obtained by using switching frequency modulation over a wide range of line input voltages.

Figure 15 illustrates the experimental waveforms of the diode current, \( i_{D1} \), and the capacitor voltage, \( V_{CDE1} \), of the symmetrical class-DE low-\( \frac{dV}{dt} \) rectifier near the peak and zero-crossing of the line voltage, respectively. As expected, the duty ratio of the diode current decreased as the instantaneous line voltage decreased. The switch voltage and the switch current waveforms of \( D_1 \) of the class-DE resonant rectifier are shown in Fig. 16. The waveforms of the switch voltage and the switch current of \( M_2 \) are shown in Fig. 17.
Fig. 16. Measured diode voltage and current waveforms of $D_1$ at 40 degrees of the line voltage.

Fig. 17. Measured switch voltage and current waveforms of $M_2$.

Fig. 18. Experimental envelope waveform of the lamp current; the lower waveform is a zoomed-in view of the top waveform.

Fig. 19. Measured voltage, power, and lamp-current waveforms.

VI. SIMPLIFIED CIRCUIT

The circuit for the proposed electronic ballast can be simplified by combining the two high-frequency capacitors, $C_{DE1}$ and $C_{DE2}$, into one, as shown in Fig. 20. The number of capacitor components is reduced. An (IR2153) IC, which is a high-side low-side driver, was used to drive a pair of MOSFETs, which were connected to form the half-bridge inverter.

VII. CONCLUSION

A novel, single-stage, high-power-factor, electronic ballast with a symmetrical class-DE low-$\frac{dI}{dt}$ rectifier as a PFC is proposed in this paper. The proposed PFC was achieved by using a bridge rectifier that serves as a symmetrical class-DE resonant rectifier. The two active power switches were operated under the ZVS condition. By using this topology, the conduction angle of the bridge rectifier diode current was increased, resulting in a low-line current harmonic, a power factor near unity, and reductions in the size and weight of the EMI filter. The prototype ballast was implemented to drive a T8-36W fluorescent lamp. The switching frequency was fixed to approximately 84 kHz. Experimental results verified the theoretical analysis. The designed electronic ballast had a power factor of 0.99, a 1% THD (which satisfies the lighting equipment IEC 61000-3-2 class-C standard), a 1.42 lamp-current crest factor (which meets the lamp manufacturer recommendations), and an efficiency of 90%.
ACKNOWLEDGMENT

This research was financially supported by the Faculty of Engineering, King Mongkut’s University of Technology North Bangkok.

REFERENCES


Chainarin Ekkaravarodore was born in Songkhla, Thailand, in 1981. He received his B.Ind.Tech in Industrial Electrical Technology from the King Mongkut’s Institute of Technology North Bangkok (KMUTNB), Bangkok, Thailand, in 2003, and his M.E. and Ph.D. in Electrical Engineering and Energy Technology from the King Mongkut’s University of Technology Thonburi (KMUTT), Bangkok, Thailand, in 2005 and 2009, respectively. He is currently a Lecturer with the Department of Instrumentation and Electronic Engineering, Faculty of Engineering, King Mongkut’s University of Technology North Bangkok (KMUTNB). His current research interests include electronic ballasts, power-factor-correction circuits, resonant rectifiers, and soft-switching power converters.

Kamon Jirasereamornkul was born in Phuket, Thailand, in 1975. He received his B.E. and M.E. in Electrical Engineering, and his Ph.D. in Electrical and Computer Engineering from the King Mongkut’s University of Technology Thonburi (KMUTT), Bangkok, Thailand, in 1997, 2001, and 2006, respectively. He is currently a Lecturer with the Department of Electronics and Telecommunication Engineering, Faculty of Engineering, KMUTT. His current research interests include electronic ballasts, high-frequency power converters, and power-factor-correction circuits.