Single-Phase Bridgeless Zeta PFC Converter with Reduced Conduction Losses

Shakil Ahamed Khan†, Nasrudin Abd. Rahim*, Ab Halim Abu Bakar*, and Tan Chia Kwang*

†*UM Power Energy Dedicated Advanced Centre (UMPEDAC), University of Malaya, Kuala Lumpur, Malaysia

Abstract

This paper presents a new single phase front-end ac–dc bridgeless power factor correction (PFC) rectifier topology. The proposed converter achieves a high efficiency over a wide range of input and output voltages, a high power factor, low line current harmonics and both step up and step down voltage conversions. This topology is based on a non-inverting buck-boost (Zeta) converter. In this approach, the input diode bridge is removed and a maximum of one diode conducts in a complete switching period. This reduces the conduction losses and the thermal stresses on the switches when compare to existing PFC topologies. Inherent power factor correction is achieved by operating the converter in the discontinuous conduction mode (DCM) which leads to a simplified control circuit. The characteristics of the proposed design, principles of operation, steady state operation analysis, and control structure are described in this paper. An experimental prototype has been built to demonstrate the feasibility of the new converter. Simulation and experimental results are provided to verify the improved power quality at the AC mains and the lower conduction losses of the converter.

Key words: AC-DC converter, Bridgeless rectifier, Conduction losses, Power factor correction, Zeta converter

I. INTRODUCTION

In recent years, single phase ac–dc PFC converters have received much attention due to the dramatic growth in the use of electronic equipment and these ac–dc converters introduce harmonic currents. These harmonic currents cause a lower power factor at the ac mains, voltage distortion and noise [1]-[3]. To comply with harmonic standards and to increase transmission efficiency in power systems, PFC techniques are necessary in ac–dc power converters [4], [5]. In addition, electronic equipment benefits from power converters with high efficiency over a wide range of input and output voltages [6]. However, conventional ac–dc converter designs cannot deliver high efficiency over a wide operation range in both step up and step down voltage conversions and it is difficult to design the control system. Therefore, a new topology design that improves efficiency and reduces the complexity of the control is desirable. In this paper, a novel bridgeless PFC rectifier topology is proposed to achieve these objectives.

The most common PFC converter architecture in the market consists of a front-end diode bridge rectifier circuit where the bridge rectifier is followed by a boost dc–dc converter. The boost converter is popular in PFC converter architecture due to its simple circuit, simple control scheme and low input current harmonics [7]-[13]. However, this architecture is not suitable for high power applications because of the high conduction losses caused by the input diode bridge. In addition, three semiconductors exist in the current flowing path in a complete switching period. Furthermore, one significant drawback of the boost converter which is used in the architecture is that the output voltage of the boost converter is always higher than the input voltage. Besides, the converter does not have the capability to protect against short circuits or load overcurrent [14].

Unlike boost converter, Cuk and SEPIC converters can be operated as a voltage step up or step down converter. However, these converters are not able to protect against the startup inrush current condition. Therefore, an additional circuit is necessary to protect against inrush current [4], [14].

To avoid the rectifier input bridge, a number of bridgeless PFC converter topologies have been proposed by numerous...
Most of the proposed bridgeless PFC converters utilize a boost topology because of its high efficiency, improved power factor, and simple control scheme. When compared to the boost ac–dc PFC topology, the bridgeless PFC converter solves the heat problem generated by the input bridge rectifier. In addition, current flows through two semiconductor devices during each switching cycle which significantly reduces the total conduction losses. However, the rectifier has the same drawbacks as the boost converter. Furthermore, a complex circuit is needed to sense the current in the MOSFET and diode paths separately, and this topology has the problem of a high startup inrush current.

To overcome these constraints, a new single phase bridgeless PFC topology based on Zeta converter is proposed in this paper. The conduction losses are reduced in the proposed converter topology when compared to the conventional PFC converter due to the reduced number of semiconductors in the flowing current path. In addition, a wider operation range (up-and-down voltage conversion) can be achieved. The proposed converter is operated in DCM. Therefore, current loop is not required to shape the input current. As a result, the control circuit is simplified. In addition, the main switch is turned on and the output diode is turned off under zero current switching condition due to the DCM operation. Furthermore, this converter is capable of protecting itself against overload and inrush current. The proposed rectifier topology utilizes four inductors, which are described as a drawback of the topology. However, implementation of the coupled inductor technique can be used to reduce the magnetic components count.

The organization of this paper is as follows: Section 2 presents the new proposed topology design, the principle of operation and analysis. The converter design procedure and an example are explained in detail in Section 3, followed by an efficiency comparison with conventional converter techniques. Section 4 presents simulation results. Section 5 provides experimental validation and analysis of the proposed topology.

II. OPERATION AND ANALYSIS

The power stages of a conventional Zeta PFC rectifier and the proposed bridgeless Zeta PFC rectifier are shown in Fig. 1 and Fig. 2, respectively. The new topology is derived by connecting two ZETAs. The proposed converter acts as a conventional Zeta converter during the positive input source voltage and as an inverting Zeta converter during the negative input source voltage with the same DC voltage gain for either polarity of the input source voltage. The proposed topology utilizes two control switches. However, these switches (Sw1 and Sw2) can be driven with the same PWM signal, which reduces the complexity of the rectifier control circuit.

Fig. 3 and Fig. 4 show the operational circuits of the proposed topology during the positive and negative half cycles of the input voltage, respectively. Referring to Fig. 3 and Fig. 4, one switch and one diode conduct in mode I and only one diode conducts in mode II. Therefore the conduction losses are reduced when compared to the conventional PFC converter. The converter operation is symmetrical in each of the half cycles of the input line voltage. Therefore, it is sufficient to explain the rectifier operation during one complete switching period (Ts) in a positive half period of the input voltage. It is assumed that the inductors in the converter are working in DCM. The operation of the Zeta converter in DCM has several advantages over continuous conduction mode (CCM) operation. These advantages are that the control circuit of the converter is simplified and includes soft turn on of the switch, reduced reverse recovery losses of the diode and inherent power factor correction. To simplify the analysis of the converter, it is assumed that the circuit is operating under the steady state condition and that all of the circuit elements of the converter are considered ideal. Furthermore, the output capacitance is considered to be large enough to make its voltage constant. In addition, the input voltage is assumed to be constant during a switching period.

According to the above assumptions, the converter operation can be classified into three stages in a switching cycle. Theoretical waveforms of the converter in DCM during a complete switching period (Ts) are shown in Fig. 5.

First stage (t0, t1): When the switch is in the on state, the input source supplies energy to the inductors Lm1 and Lm2, and the current through the inductors increase linearly. The voltages across the capacitors C1 and C o are considered to be constant and equal to V o. In this stage, the diode D1 is blocked by a reverse voltage V Dy that is given by:

\[ V_{Dy} = -(V_{in} + V_{o}) \]  

(1)
Second stage \((t_1, t_2)\): When the switch is turned off, the diode \(D_1\) starts to conduct, and the inductors currents \(i_{L_{m1}}\) and \(i_{L_{o1}}\) decrease linearly. In this stage, no energy circulates in the main line. As a result, the harmonic distortion is eliminated in the input line current. The voltage across the switch is given by:

\[
V_{Sw} = V_{in} + V_o \tag{2}
\]

Third stage \((t_2, t_3)\): In this stage, when the currents through the inductors \(L_{m1}\) and \(L_{o1}\) become equal, the diode \(D_1\) turns off. The voltages applied to the inductors \(L_{m1}\) and \(L_{o1}\) are zero and the current is constant until the switch is turned on.

The input voltage \(V_{in}\) of the converter is given by the following equation:

\[
V_{in} = V_m \cdot \sin(\omega t) \tag{3}
\]

Referring to the first stage, the following input and output inductors current equations can be obtained.

\[
i_{L_{m1}}(t) = \frac{V_m}{L_{m1}} \cdot t \cdot \sin(\omega t) + i_{L_{m1\text{min}}} \tag{4}
\]

Where \(i_{L_{m1\text{min}}}\) and \(i_{L_{o1\text{min}}}\) are the minimum inductor currents through the inductors \(L_{m1}\) and \(L_{o1}\), respectively. The switch current is given by the sum of the currents through the inductors \(L_{m1}\) and \(L_{o1}\), resulting in:

\[
i_{sw1}(t) = i_{L_{m1}}(t) + i_{L_{o1}}(t) \tag{6}
\]

\[
i_{sw1}(t) = \frac{V_m}{L_{eq}} \cdot t \cdot \sin(\omega t) + i_{L_{m1\text{min}}} + i_{L_{o1\text{min}}} \tag{7}
\]

Where:

\[
\frac{1}{L_{eq}} = \frac{1}{L_{m1}} + \frac{1}{L_{o1}} \tag{8}
\]

The currents \(i_{L_{m1\text{min}}}\) and \(i_{L_{o1\text{min}}}\) are equal and opposite. Therefore, the switch current can be expressed as follows:

\[
i_{sw1}(t) = \frac{V_m}{L_{eq}} \cdot t \cdot \sin(\omega t) \tag{9}
\]
Fig. 5. Theoretical waveforms of the converter in DCM.

From Eq. (9), it can be concluded that the main switch Sw1 turns on under the zero current switching condition.

In the second stage, the current through the inductors decrease linearly and the inductors current equations are given as follows:

\[ i_{Lm1}(t) = -\frac{V_0}{L_{m1}} t + \frac{V_m}{L_{m1}} \sin(\omega t)dt \]  

\[ i_{Lo1}(t) = -\frac{V_0}{L_{o1}} t + \frac{V_m}{L_{o1}} \sin(\omega t)dt \]  

In the third stage, the diode current is zero. Referring to Fig. 3(b) and Fig. 3(c), the input current does not circulate. The input current in mode I is given by:

\[ i_{in}(t) = i_{Lm1}(t) + i_{Lo1}(t) \]  

Since, the currents \( i_{Lm1,\text{min}} \) and \( i_{Lo1,\text{min}} \) are equal and opposite in polarity, the input current can be simplified as follows:

\[ i_{in}(t) = \frac{V_m}{L_{eq}} t \sin(\omega t) \]  

The converter has an input filter to eliminate the harmonics. Therefore:

\[ i_{in}(t) = \frac{V_m D}{L_{eq} f_s} \sin(\omega t) \]  

Where, \( D = \) Duty cycle and \( f_s = \) switching frequency. From Eq. (14), it can be concluded that the low order harmonics do not exist in the converter [11].

III. DESIGN PROCEDURE AND EXAMPLE

This topology is derived by connecting two ZETAS. Therefore, the design procedure is similar to the conventional Zeta converter. In this section, an example of the proposed converter with the following specifications is explained.

A. Input Data

- Output power: \( P_{out} = 150 \text{ W} \)
- Output voltage: \( V_o = 150 \text{ V} \)
- Switching frequency: \( f_s = 30 \text{ kHz} \)
- Line frequency: \( f_L = 50 \text{ Hz} \)
- Output voltage ripple: \( \Delta V_o = \pm 2\% \text{ (max)} \) of \( V_o \)
- Input voltage:

\[ V_{in} = V_m \sin(2\pi 50t) = 311 \sin(2\pi 50t) \]

Where, \( V_m \) is the peak input voltage.

The input current can be obtained from the following equation:

\[ I_{in} = I_1 \sin(\omega t) = \frac{2P_{out}}{V_m} \sin(\omega t) \]  

If the efficiency is 90%, the input current can be expressed as:

\[ I_{in} = 1.07 \sin(2\pi 50t) \]  

The equivalent load resistance is:

\[ R_{eq} = \frac{V_o^2}{P_{out}} = 150\Omega \]  

The output current \( I_o \) is calculated as follows:

\[ I_o = \frac{P_{out}}{V_o} = 1\text{A} \]  

B. Ensuring DCM Operation

The critical value of the inductance to operate at the boundary of the CCM and DCM is given as follows [14]:

\[ L_c = \frac{\alpha V_m^2 D^2}{4 I_o f_s} = 584\mu\text{H} \]  

Where:

\[ \alpha = \frac{V_m}{V_o} \]  

And:

\[ D_c = \frac{1}{1+\alpha} \]  

Where \( D_c \) is the critical duty cycle.

To ensure the DCM operation, the inductors \( L_{m1} \) and \( L_{m2} \) are selected as 500µH and the output inductances \( L_{o1} \) and \( L_{o2} \) are selected as 500µH [14].

The DC link capacitor is calculated as follows [29]:
C. Maximum Ratings of the Switching Devices

The voltage stress of the main switch in the circuit is equal to the sum of the input voltage and the output voltage. Therefore, the maximum voltage across the switch is:

\[ V_{SW,max} = V_m + V_o = 461 \text{ Volts} \]  

The peak voltage across the diode is:

\[ V_{D,peak} = V_m + V_o = 461 \text{ Volts} \]  

D. Control Circuit

The control of the Zeta converter in DCM is relatively simple. Due to the DCM operation, the converter only requires sensing of the output voltage, and current feedback is not required to shape the input current. Thus, the input current sensor can be eliminated. A simplified control block diagram of the converter is shown in Fig. 6.

The proposed converter is controlled using the voltage follower approach and a Pulse Width Modulation (PWM) signal is generated to maintain a desired DC output voltage. The discrete PI control scheme is used for the digital control of the converter. The error between the reference DC link voltage \( V_{ref} \) and the sensed DC link voltage \( V_o \) is fed to the PI voltage controller. The function of the discrete PI controller is to generate the control output \( V_C \) based on the error voltage \( V_e \).

Where:

\[ V_e = V_{ref} - V_o \]  

The control output equation of a discrete PI controller at the \( k \)th instant can be expressed as follows:

\[ V_C(k) = V_e(k-1) + K_p(V_e(K) - V_e(K-1)) + K_iV_e(K) \]  

Where:

\( K_p \) is the proportional gain, and \( K_i \) is the integral gain of the voltage controller.

The control output \( V_C \), after limiting, is considered to be a modulating signal for the PWM controller to generate the appropriate duty ratio of the switches \( S_{w1} \) and \( S_{w2} \).

The Ziegler and Nichols suggested rule is used for tuning the PI controller \((K_p \text{ and } K_i)\). This method avoids the need for a model of the complex converter to be controlled, and solely relies on the step response of the converter. The values of the controller are determined based on the transient response characteristics of the converter. The step response curve of the converter is generated from a simulation. The Ziegler and Nichols method applies if the response to a step input exhibits an S-shaped curve [30]. The simulated curve of the converter is also an S-shaped curve, as shown in fig 7.

The parameter for setting the PI controller according to the Ziegler and Nichols method is carried out in four steps as follows [31].

1) Obtain the plant step response, as shown in Fig. 7.
2) Draw the steepest straight-line tangent to this response.
3) Obtain the values of “a” and “L”, from Fig. 7.
4) Set the parameters according to Table I

According to the Ziegler and Nichols method, the value of \( K_p \) is 0.075, and the value of \( K_i \) is 0.27. The control system of the converter is implemented using a DSP microcontroller (TMS320F28335).

E. Efficiency Improvement

Based on the circuit operation, the efficiency improvement of the proposed rectifier is verified by calculating the conduction losses of the reduced input bridge diodes during each switching cycle. The power dissipation of each bridge diode due to the conduction loss can be calculated by using the following equation:

\[ P_{D,avg} = \frac{1}{T} \int_0^T V_D I_D dt \]  

When the gate signals are turned on, one diode of the
proposed circuit is reduced in the input current flowing path when compared to the conventional Zeta PFC rectifier circuit. Therefore, the conduction loss of one diode can be calculated as follows:

\[
P_{D_{avg(on)}} = \frac{1}{T} \int_{0}^{\pi} V_D I_D D \text{d}t
\]

\[
= \frac{1}{T} \int_{0}^{\pi} 1.1*1.07*0.25\sin(\omega)\text{d}\omega
\]

\[
P_{D_{avg(on)}} = 0.17 \text{ W}
\]  

When the gate signals are turned off, the input bridge is omitted from the converter. Therefore, the conduction losses of two diodes can be calculated as follows:

\[
P_{D_{avg(\text{off})}} = \frac{1}{T} \int_{0}^{\pi} 2V_D I_D (1-D) \text{d}t
\]

\[
= \frac{1}{T} \int_{0}^{\pi} 2*1*1.07*0.75\sin(\omega)\text{d}\omega
\]

\[
P_{D_{avg(\text{off})}} = 1.02 \text{ W}
\]  

Therefore, the efficiency improvement can be calculated by using the following equation:

\[
\eta_{\text{impv}} = \frac{P_{D_{avg(on)}} + P_{D_{avg(\text{off})}}}{150} = 0.8 \%
\]  

IV. SIMULATION RESULTS

The proposed bridgeless Zeta PFC rectifier is simulated with the following specifications: \(V_{in} = 311 \sin(\omega t)\), \(f_s = 50\text{Hz}\), \(f_s = 30\text{kHz}\), \(L_{m1} = L_{m2} = 500\mu\text{H}\), \(L_{o1} = L_{o2} = 500\mu\text{H}\), \(C_1 = C_2 = 1\mu\text{F}\), \(C_o = 990\mu\text{F}\), and \(R_L = 150\Omega\). Fig. 8 shows the input current and input voltage of the converter under a full load to demonstrate the power quality. It can be observed that the source voltage and source current are in phase and sinusoidal with 4.18% THD of the input current. It can also be seen that the power factor is around 0.994. Since, the converter is operated in

DCM, the main switch is turned on under the zero current switching condition, and the output diode is turned off under the zero current switching condition, as shown in Fig. 9 (a) and Fig. 9 (b), respectively. Therefore, the reverse recovery problem of the diode is resolved by employing the DCM operation of the Zeta converter. The simulated waveforms of the input and output inductor current and the switch current are shown in Fig. 10. Fig. 11 (a) and Fig. 11 (b) show the current of the main switches and output diodes during the positive and negative half cycles of the input voltage, respectively. The peak to peak output voltage ripple is shown in Fig. 11 (c).

V. EXPERIMENTAL RESULTS

This section presents experimental results of the proposed bridgeless Zeta PFC converter and comparisons with the
conventional Zeta PFC converter. The proposed converter operates at 30kHz and utilizes IPP60R099C6 switches with $R_{DS(on),\text{max}} = 0.099 \, \Omega$ and 20ETF06PBF diodes. The prototype parameters of the proposed converter are listed in Table II, and the conventional Zeta PFC converter specifications are as follows: $L_m=1mH$, $L_o=1mH$, $C=2\mu F$, and $C_o=990\mu F$. Fig. 12 shows experimental results of the input voltage and input current. It can be observed that the input line current is a perfect replica of the input line voltage and that the measured power factor is near unity. The peak to peak output voltage ripple is less than 4 at 60V of output voltage and 40W of output power, as shown in Fig. 13. Fig. 14 (a) and Fig. 14 (b) illustrate the switching waveforms of the MOSFET and diode, respectively. It can be observed that the MOSFET turns on and the diode turns off under the zero current condition due to the DCM operation of the converter. The voltage of the capacitor $C_1$ is shown in Fig.15. Fig.16 shows the behavior of the output voltage of the PI controller when the input voltage changes. A comparative analysis of the number of diode conducts during each switching period in

TABLE II

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input voltage $v_{ac}$</td>
<td>120 V\text{rms}</td>
</tr>
<tr>
<td>Output voltage $V_o$</td>
<td>60 V\text{dc}</td>
</tr>
<tr>
<td>Output power $P_{out}$</td>
<td>40 W</td>
</tr>
<tr>
<td>Input inductor $L_m$</td>
<td>500 \mu H</td>
</tr>
<tr>
<td>Output inductor $L_o$</td>
<td>500 \mu H</td>
</tr>
<tr>
<td>Coupling capacitor $C_1$</td>
<td>1 \mu F</td>
</tr>
<tr>
<td>Filter capacitor $C_o$</td>
<td>990 \mu F</td>
</tr>
<tr>
<td>Switching frequency $f_s$</td>
<td>30 kHz</td>
</tr>
<tr>
<td>Diodes $D_1, D_2, D_n, D_p$</td>
<td>20ETF06PBF</td>
</tr>
<tr>
<td>MOSFET $Sw_1, Sw_2$</td>
<td>IPP60R099C6</td>
</tr>
<tr>
<td>With $R_{DS(on),\text{max}} = 0.099 , \Omega$</td>
<td></td>
</tr>
</tbody>
</table>
DCM of the proposed converter with the existing bridgeless PFC topologies and the conventional Zeta PFC is shown in Table III. The measured power factor curve of the proposed converter is provided in Fig. 17, and it is compared with the conventional Zeta PFC converter. The power factor of the proposed converter is close to 0.99 at 190 Vrms of input voltage. The input current THD of the conventional Zeta and the proposed PFC converter curve is shown in Fig. 18. The measured input current THD of the proposed converter was 1.2% at 190 Vrms of input voltage. Fig. 19 shows an efficiency comparison between the proposed converter and the existing PFC topologies in DCM.

Table III: Comparative Analysis of Proposed Converter with Existing PFC Topologies in DCM

<table>
<thead>
<tr>
<th>Configuration</th>
<th>No. of diode conducts during each stage in DCM</th>
</tr>
</thead>
<tbody>
<tr>
<td>BL-Cuk [32]</td>
<td>Stage 1: 2, Stage 2: 3, Stage 3: 2</td>
</tr>
<tr>
<td>BL-SEPIC [5]</td>
<td>Stage 1: 2, Stage 2: 3, Stage 3: 2</td>
</tr>
<tr>
<td>Con.Zeta [28]</td>
<td>Stage 1: 2, Stage 2: 3, Stage 3: 2</td>
</tr>
<tr>
<td>Proposed</td>
<td>Stage 1: 1, Stage 2: 1, Stage 3: 0</td>
</tr>
</tbody>
</table>

Fig. 16. Behavior of the output voltage of the PI controller, in experiment, due to input voltage variations.

Fig. 17. Power Factor versus input voltage curve.

Fig. 18. Total harmonic distortion versus input voltage curve.

Fig. 19. Efficiency comparison between the proposed converter and the existing PFC topologies in DCM.
The proposed converter achieves a 96% peak efficiency at 40W of output power, 120 Vrms of input voltage and 60V of output voltage.

VI. CONCLUSIONS

In this paper, a new bridgeless ac-dc converter with a low input current ripple and lower conduction losses has been presented. The proposed topology addresses several of the disadvantages of the conventional Zeta PFC converter through the development of a new bridgeless topology. The front end bridgeless Zeta PFC converter has been operated in discontinuous conduction mode to achieve an inherent power factor correction. Due to the DCM operation, the current control loop is eliminated and the control circuit is simplified. The main features of the converter are that the input diode bridge is eliminated and the efficiency is improved when compare to a conventional PFC rectifier. The merits of the proposed design include a high efficiency, an improved power factor, low line current harmonics, and operation across a wide range of input and output voltages. In addition, theoretical analyses of the proposed scheme and simulation results have been presented. Finally a prototype of the proposed converter has been built to validate its performance.

ACKNOWLEDGMENT

The authors thank University of Malaya for supporting this work through HIR Grant Campus Network Smart Grid System for Energy Security (Grant no: H-16001-00-D000032).

REFERENCES


Shakil Ahamed Khan received the B.Sc. degree in Electrical & Electronic Engineering from Rajshahi University of Engineering & Technology, Bangladesh. He is currently a Masters student in UM Power Energy Dedicated Advanced Centre (UMPEDAC), University of Malaya. His research interests include smart grid, modeling and analysis of power electronics circuits and control for power electronics systems.

Nasrudin Abd. Rahim received the B.Sc. (Hons.) and M.Sc. degrees from the University of Strathclyde, Glasgow, U.K., and the Ph.D. Degree from Heriot-Watt University, Edinburgh, U.K., in 1995. He is currently a Professor as well as the Director of UM Power Energy Dedicated Advanced Centre (UMPEDAC). His research interests include power electronics, real-time control systems, and electrical drives. Prof. Dr. Nasrudin Abd Rahim is also a fellow member for both the Institution of Engineering and Technology (IET), and the Academy of Sciences Malaysia. He is also a Chartered Engineer.

Ab Halim Abu Bakar received the B.Sc. degree in Electrical Engineering from the University of Southampton, United Kingdom in 1976, and the M.Eng. and Ph.D. degrees from the University of Technology, Malaysia in 1996 and 2003. He has 30 years of utility experience in Malaysia before joining academia. Currently he is an Expert Consultant with the UM Power Dedicated Advanced Centre (UMPEDAC), University of Malaya, Malaysia.

Tan Chia Kwang graduated with Ph.D. in Electrical Engineering in 2013 from Universiti Tenaga Nasional, Malaysia. He has served as a researcher in TNB Research Sdn Bhd, the research arm of Malaysian Utility Company (TNB) for more than 2 years. He is currently a Senior Lecturer in UM Power Energy Dedicated Advanced Centre (UMPEDAC).